期刊文献+

用FPGA实现互联的多DSP并行系统结构 被引量:4

Parallel system architecture of multi-DSP interconnected by FPGA
下载PDF
导出
摘要 为满足实时图像处理要求,在分析了常见DSP并行系统结构基础上,提出了一种基于FPGA互联的DSP并行系统结构。该并行结构通过在FPGA内实现互联网络和特定的数据通信协议,实现三片DSP(TMS320C6713)的有效互联,系统结构可重构、可扩展。对采用该并行结构的原型系统的测试表明,DSP间数据通信既获得了较大的持续带宽又降低了传输延迟,可以满足并行实时处理要求。 To meet real-time image processing demands, the paper analyses the architectures of common parallel systems and presents a DSP parallel system architecture based on FPGA, This architecture is structured with high performance DSPs interconnected by PGA, Within FPGA a FIFO interconnection network and the specific data communication protocol are implemented, which interconnect 3 DSPs(TMS320C6414) effectively, The system architecture is reconfigurable and scalable, The measured performances in the prototype with the proposed parallel architecture show high data transfer rate as well as low latency between DSPs and meet parallel real-time processing demands.
出处 《系统工程与电子技术》 EI CSCD 北大核心 2005年第10期1757-1759,1775,共4页 Systems Engineering and Electronics
关键词 实时图像处理 DSP并行系统 互联网络 结构可重构 real-time image processing DSP parallel system interconnection network architecture reconfiguration
  • 相关文献

参考文献9

二级参考文献29

共引文献50

同被引文献34

引证文献4

二级引证文献8

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部