期刊文献+

低速率语音编解码专用芯片的设计 被引量:9

ASIC design for low bit rate speech coding
原文传递
导出
摘要 为了满足可视电话系统对高质量,低成本语音编解码器的需要,采用数字信号处理器内核(DSPCore)的方法,设计了符合ITU-TG.723.1建议的5.3kbit/s和6.3kbit/s双速率语音编解码器专用芯片。针对G.723.1算法特点,进行算法优化,如变卷积运算为加/减运算,避开求余运算等,并对需要最大运算量的情况作了模拟,保证语音编解码器在最坏情况下也能正常工作。根据专用芯片的结构,设计了编解码器的流程和接口模块,用较少的运算量和较小的存储空间,实时实现了G.723.1建议及其附录A的全部功能和选项,并通过了全套测试序列的检验,而且留出足够多的资源实现自适应回声抵消、调制解调等其它功能。 In order to get a high quality and low cost speech coder for videophone system, an ASIC (Application Specific Integrated Circuit) was designed using DSP core. The speech coder complies with ITU T Recommendation G.723.1 (dual rate speech coder for multimedia communications transmitting at 5.3 & 6.3[KG5x]kbit/s) . According to the features of the G.723.1 algorthm and the architecture of the ASIC, some optimizations were used to reduce the computation complex and the memory size. The worst case which would cost maximum computation amount was simulated to ensure the coder can work properly in this case. The chart of the coder and its performance were presented. There is still enough resource left in this ASIC to implement the MODEM and the echo cancellator.
出处 《清华大学学报(自然科学版)》 EI CAS CSCD 北大核心 1999年第5期73-76,共4页 Journal of Tsinghua University(Science and Technology)
基金 国家"八六三"高技术项目
关键词 低速率语音编码 芯片 可视电话 语音编码 解码 low bit rate speech coding ASIC (Application Specific Integrated Circuit) videophone
  • 相关文献

参考文献1

  • 1杨行峻,语音信号数字处理,1995年

同被引文献25

  • 1姚天任.数字语音处理[M].武汉:华中理工大学出版社,1994.27-47.
  • 2李鹏.计算机通信技术及其程序设计[M].西安:西安电子科技大学出版社,..
  • 3MCDONOUGH J,CHANG-C,KANTAK P,et al.A sin glechip QCELP vocoder for CDMA digital cellular[C]//Proceedings of IEEE Custom Integrated Circuits Conference.New York:IEEE Press,1994:211-214.
  • 4BYUN K J,HAHN M,KIM K S.Implementation of 13kbps QCELP vocoder ASIC[C]//Proceedings of APASIC' 99:The First IEEE Asia-Pacific Conference on ASICs.[S.l.]:IEEE Press,1999:258-261.
  • 5KonKatsoulakisKatsoulakis K,Arslan T,Kirkham T,et al.A low-power reconfigurable datapath for advanced speech coding algorithms[C].Proceedings of 19th IEEE International Parallel and Distributed Processing Symposium.Piscataway,NJ:IEEE Computer Society,2005.147b.
  • 6Oruklu E,Cardoso G,Saniie J.Reconfigurable architecture for ultrasonic signal compression.In Anon.ICASSP'2005.Piscataway,NJ:IEEE,2005.5v/129~32
  • 7Denk T C,Nicol C J,Larsson P,et al.Reconfigurable hardware for efficient implementation of programmable FIR filters.In Anon.Proceedings of the 1998 IEEE International Conference on Acoustics,Speech and Signal Processing,ICASSP'98.New York,NY:IEEE.3005~3008 vol.5.
  • 8Christof B,Frank M,et al.A novel 32 bit RISC architecture unifying RISC and DSP.In Anon.Proceedings of IEEE Conference on Acoustics,Speech and Signal Processing.Munich,Germany:IEEE Comput.Soc.Press,1997.587~590
  • 9Tay-Jyi L,Chin-Chi C,et al.An Efficient VLIW DSP architecture for baseband processing.In Anon.Proceedings of ICCD' 03:The 21st International Conference on Computer Design,San Jose,CA:IEEE,2003,307~312
  • 10McDonough J , Chang C , Kantak P, et al. A single chip QCELP vocoder for CDMA digital cellular[A]. Proceedings of IEEE Custom Integrated Circuits Conference[C]. New York,NY: IEEE, 1994;211-214

引证文献9

二级引证文献6

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部