期刊文献+

基于FPGA的并行高速相位累加器的设计

The Design of High Speed Phase Accumulator Based on FPGA
下载PDF
导出
摘要 介绍了FPGA中常用相位累加器的设计方案,分析了超前进位加法和流水线结构不适合应用于相位累加器的原因,提出了并行技术在高阶高速度相位累加器的设计方案,在Quartus II环境下完成该设计的功能验证和时序验证,并以250MHz为系统时钟,成功运行在EP2C5Q208为主器件的硬件平台。该DDS相位累加器具有高速、低资源消耗等优点,易于移植于FPGA中的查表式DDS。 The design methods of phase accumulator based on FPGA are introduced. The causes of the carry look-ahead adder and pipeline structure to be not applied to the phase accumulator are analyzed. The design scheme of the parallel technology in long width with high-speed phase accumulator is proposed. The design in function and scheduling is validated by the environment of QuartuslI. By using 250MHz as the system clock, it runs successfully in the EP2C5Q208 device hardware platform. The DDS phase accumulator has the advantages of high speed, low resources consumption, and easy to transplant to the FPGA of DDS.
出处 《三明学院学报》 2012年第6期51-55,共5页 Journal of Sanming University
基金 大学生创新性实验计划项目(ZL1115/CS 201211311009 201211311014 ZL1216/CS(sj)) "卓越工程师"教育培养计划改革试点项目 三明学院教学改革项目(L1116/Q)
关键词 FPGA DDS 相位累加器 FPGA DDS phase accumulator
  • 相关文献

参考文献7

二级参考文献28

  • 1安印龙,许琪,杨银堂.并行加法器的研究与设计[J].晋中师范高等专科学校学报,2003,20(4):330-334. 被引量:9
  • 2胡聪权,王兰勋,柏强,赵红.波形发生器MAX038实现无相差锁相应用及方法研究[J].河北大学学报(自然科学版),2005,25(5):535-540. 被引量:4
  • 3郭廷廷,李敬,唐昆.多相结构采样率变换器的FPGA实现[J].电子技术应用,2006,32(9):97-100. 被引量:7
  • 4Geng Xueyang, Dai FF, Irwin J D,et al.A 9-bit 2.9 GHz direct digital synthesizer MMIC with direct digital frequency and phase modulations[C].IEEE MIT-S International on Microwave Symposium Digest,2009:1125-1128.
  • 5Xiao Fang Li,Chun Bo Chang,Wen Hua Gao.The optimization of DDS algorithm base on FPGA[J].Chinese Journal of Scien- tific Instrument,2006,27(6):896-898.
  • 6Michael D Ciletti.Advanced digital design with the verilog HDL[M],Publishing House of Electronics Industry,2005:97-238.
  • 7Zhang Bo,Yang Wei ke,Xu Li.The design and implementation of 0,rbitrary waveform generator based on FPGA[J].Modem Electronics Technique,2009,35(1): 12-14.
  • 8LIU X D, SHI Y Y, WANG M,et al,Direct digital frequency syn- thesizer based on curve approximation [C]. IEEE International Conference on Industry Technology,2008:1-4.
  • 9Geng Tian,Wen Bo Xu,Ting Wei Zhang,The wireless communi- cations design base on FPGA[M],Publishing House of Electro- nics Industry,2008:120- 1 27,.
  • 10Guo-Ruey Tsai, Min-Chuan Lin.High speed signal sampler by naultiple-path algorithm [C], IEEE Region 10 Conference on TENCON,2004;29-31.

共引文献39

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部