期刊文献+

A high-precision synchronization circuit for clock distribution

A high-precision synchronization circuit for clock distribution
原文传递
导出
摘要 In this paper, a novel structure of a high-precision synchronization circuit, HPSC, using interleaved delay units and a dynamic compensation circuit is proposed. HPSCs are designed for synchronization of clock distribution networks in large-scale integrated circuits, where high-quality clocks are required. The application of a hybrid structure of a coarse delay line and dynamic compensation circuit performs roughly the alignment of the clock signal in two clock cycles, and finishes the fine tuning in the next three clock cycles with the phase error suppressed under 3.8 ps. The proposed circuit is implemented and fabricated using a SMIC 0.13 μm 1P6M process with a supply voltage at 1.2 V. The allowed operation frequency ranges from 200 to 800 MHz, and the duty cycle ranges between [20%, 80%]. The active area of the core circuits is 245 × 134 μm2, and the power consumption is 1.64 mW at 500 MHz. In this paper, a novel structure of a high-precision synchronization circuit, HPSC, using interleaved delay units and a dynamic compensation circuit is proposed. HPSCs are designed for synchronization of clock distribution networks in large-scale integrated circuits, where high-quality clocks are required. The application of a hybrid structure of a coarse delay line and dynamic compensation circuit performs roughly the alignment of the clock signal in two clock cycles, and finishes the fine tuning in the next three clock cycles with the phase error suppressed under 3.8 ps. The proposed circuit is implemented and fabricated using a SMIC 0.13 μm 1P6M process with a supply voltage at 1.2 V. The allowed operation frequency ranges from 200 to 800 MHz, and the duty cycle ranges between [20%, 80%]. The active area of the core circuits is 245 × 134 μm2, and the power consumption is 1.64 mW at 500 MHz.
出处 《Journal of Semiconductors》 EI CAS CSCD 2015年第10期108-116,共9页 半导体学报(英文版)
关键词 HPSC clock synchronization circuit SMD dynamic compensation circuit binary search interleaveddelay units HPSC clock synchronization circuit SMD dynamic compensation circuit binary search interleaveddelay units
  • 相关文献

参考文献24

  • 1Ramanathan P, Dupont A J, Shin K G. Clock distribution in gen- eral VLSI circuits. IEEE Trans Circuits Syst 1, 1994, 41(5): 395.
  • 2Dike C E, Kurd N A, Patra P. et al. A design for digital, dynamic clock deskew. Symposium on VLSI Circuits, Digest of Technical Papers, 2003:21.
  • 3Neves J L, Friedman E G. Design methodology for synthesizing clock distribution networks exploiting nonzero localized clock skew. 1EEE Transactions on Very Large Scale Integration (VLSI) Systems, 1996, 4(2): 286.
  • 4Cho J D, Sarrafzadeh M. A buffer distribution algorithm for high- pertbnnance clock net optimization. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 1995, 3(1): 84.
  • 5Tawfik S A, Kursun V. Buffer insemion and sizing in clock dis- tribution networks with gradual transition time relaxation for re- duced power consumption. IEEE International Conference on Electronics, Circuits and Systems, 2007:845.
  • 6Farhangi A M, A1-Khalili A J, AI-Khalili D. Pattern-driven clock tree routing with via minimization. IEEE Computer Society An- nual Symposium on VLSI (ISVLSI), 2010:216.
  • 7Herath V R, Noe R. A simple mean clock skew estimation algo- rithm for clock distribution networks in presence of random pro- cess variations and nonunitbrm substrate temperature. Interna- tional Conference on Industrial and Information Systems (ICIIS), 2010:244.
  • 8Qian Haifeng, Restle P J, Kozhaya J N, et al. Subtractive router tbr tree-driven-grid clocks. IEEE Transactions on Computer- Aided Design of Integrated Circuits and Systems, 2012, 31(6): 868.
  • 9Boussaa M, Audet Y. A 1.6 GHz digital DLL for optical clock distribution. The 3rd International IEEE-NEWCAS Conference, 2005:131.
  • 10Ji Rong, Chen Liang, Luo Gang, et al. A novel low-power clock skew compensation circuit. IEEE Computer Society An- nual Symposium on VLSI, 2008:117.

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部