期刊文献+

3.125 Gb/s自适应模拟均衡器设计

Design of 3.125 Gb/s Adaptive Analog Equalizer
下载PDF
导出
摘要 采用标准0.18μm CMOS工艺,设计了一种3.125 Gb/s自适应模拟均衡器。其中,均衡滤波器模块采用了一种新颖的有源负反馈结构,可以有效提高均衡滤波器的带宽和增益补偿范围。自适应控制环路采用包含截割电路的单回路结构,通过检测信号的斜率以产生不同的调节电压来调整均衡滤波器的高频增益值,从而能够对不同长度的信道进行自适应补偿。由仿真结果可知,在3.125 Gb/s和4 Gb/s两种数据速率下,输出信号的抖动值为0.24 UI和0.31 UI。在1.562 5 GHz和2 GHz处可均衡的信道损耗分别为13.04~22.04 dB和16.94~28.50 dB,均衡后信号的输出摆幅为270 mV。在1.8 V电源电压下,测得电路的总功耗为59.4 mW。 A 3.125 Gb/s adaptive analog equalizer is designed in a standard 0.18μm CMOS process.A novel active negative feedback structure is adopted to improve the bandwidth and gain compensation range of the equalization filter.The adaptive control loop employs a single-loop structure including a slicer,which adjusts the high-frequency gain by detecting the slope of the signal to generate different adjustment voltages,so that the channels of different lengths can be adaptively compensated.It can be seen from the results that the jitter of output signals are 0.24 UI and 0.31 UI at 3.125 Gb/s and 4 Gb/s.The channel losses that can be compensated 13.04~22.04 dB and 16.94~28.50 dB at 1.5625 GHz and 2 GHz,and the output swing of the equalized signals are 270 mV.Under 1.8 V supply voltage,the total power consumption is 59.4 mW.
作者 李雪 李野 LI Xue;LI Ye(School of Physics,Changchun University of Science and Technology,Changchun 130022)
出处 《长春理工大学学报(自然科学版)》 2024年第3期10-16,共7页 Journal of Changchun University of Science and Technology(Natural Science Edition)
基金 国家自然科学基金(U2141239)。
关键词 模拟均衡器 自适应控制环路 有源负反馈 斜率检测 analog equalizer adaptive control loop active negative feedback slope-detection
  • 相关文献

参考文献4

二级参考文献44

  • 1INC.ANALOG DEVICES, Video VCAS and Keyers Using the AD834 and AD811[EB/OL].http://www.21icsearch.com/ download.aspx? id= 1CD11A1DAE26226D, 2009 - 09 - 04.
  • 2INC.ANALOG DEVICES, Low Noise, 90MHz Variable- Gain Amplifier[EB/OL].http://www.21icsearch. com/download.aspx? id=BC74C7DA69D5F2FE, 2009-09-04.
  • 3INC.ANALOG DEVICES, High Precision OPERATIONAL AMPLIFIERS[EB/OL].http://www.21icsearch.com/download.aspx? id=614E32D39C713B96, 2009-09-04.
  • 4Liu C Y, Caroselli J. Comparison of signaling and equalization schemes in high speed SerDes. 2007.
  • 5Fiedler A, Mactaggart R, Welch J, et al. A 1.0625 Gb/s transceiver with 2x-oversampling and transmit signal preemphasis. IEEE Int Solid-State Circuits Conf Dig Tech Papers, 1997:238.
  • 6Farjad-Rad R, Yang C K, Horowitz M, et al. A 0.4um CMOS 10 Gb/s 4-PAM pre-emphasis serial transmitter. IEEE J Solid-State Circuits, 1999, 34:580.
  • 7Farjad-Rad R, Ng H T, Lee M J E. 0.622-8.0 Gbps 150 mW serial IO macrocell with fully flexible preemphasis and equalization. Symposium on VLSI Circuits Digest of Technical Papers, 2003: 63.
  • 8Kudoh Y, Fukaishi M, Mizuno M. A 0.13-um CMOS 5 Gb/s 10 meter 18AWG cable transceiver with no-feedback-loop continuous-time post-equalizer. IEEE J Solid-State Circuits,2003, 38:741.
  • 9Babanezhad J N. A 3.3 V analog adaptive line-equalizer for fast Ethernet data connection. IEEE Custom Integrated Circuit Conf, 1998:343.
  • 10Harman G P, Martin K W, McLaren A. Continuous-time adaptive-analog coaxial cable equalizer in 0.5 #m CMOS. Proc Symp Circuits and Systems, 1997:97.

共引文献6

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部