期刊文献+

FPGA开关块拓扑的评估 被引量:2

Evaluation of FPGA switch block topology
下载PDF
导出
摘要 分析了3种不同开关块的单一布线能力,并使用CAD工具模拟了开关块拓扑对整个现场可编程门阵列布线面积和关键路径延时的影响.模拟结果表明,Wilton开关块有最好的面积有效性,通用开关块次之,不相交开关块的面积有效性最差.然而,开关矩阵类型对电路延时特性的影响很小.还得出一个重要结论:单一开关块的布线能力并不能完全说明开关块拓扑的好坏. The switch block is one of the key units in FPGA. Three different single switch blocks are discussed through illation in the paper. The impact of switch block topology on FPGA area and critical path delay is simulated using CAD tools. Simulation results show that the Wilton switch block appears the most areaefficient, followed by the Universal block, and the Disjoint block has the worst areaefficiency. But we also find that the switch block has little impact on the delay character. Finally, we draw an important conclusion that the routability of a single switch block can not completely represent the quality of switch block topology.
出处 《西安电子科技大学学报》 EI CAS CSCD 北大核心 2003年第6期752-755,共4页 Journal of Xidian University
基金 微电子预研资助项目(41308010205)
关键词 FPGA 开关块 现场可编程门阵列 面积有效性 电路延时 switch block area analyse delay analyse
  • 相关文献

参考文献1

二级参考文献1

  • 1樊昌信,数字专用集成电路设计,1993年

共引文献2

同被引文献18

  • 1Yang S.Logic Synthesis and Optimization Benchmarks[R].Version 3.0,Tech.Report,Microelectronics Centre of North Carolina,1991.
  • 2Betz V and Rose J.Directional bias and nonuniformity in FPGA global routing architectures[C].In:IEEE/ACM Internati-onal Conference on Computer-Aided Design,1996,652-659.
  • 3Betz V and Rose J.Effect of the prefabricated routing track distribution on FPGA area-efficiency[J].IEEE Transac-tions on Very Large Scale Integration (VLSI) Systems,1998,445-456.
  • 4Rose J,Francis R J,Lewis D and Chow P.Architecture of Programmable Gate Arrays:The Effect of Logic Block Functionality on Are a Efficiency[J].IEEE Journal of Solid State Circuits,1990,25(5):1217-1225.
  • 5Xilinx Inc.The Programmable Logic Data Book[S].1994.
  • 6Altera Inc.Data Book[S].1993.
  • 7Actel Inc.FPGA Data Book and Design Guide[S].1994.
  • 8AT & T Inc.ORCA Datasheet[S].1994.
  • 9汪惠,王志华.电子电路的计算机辅助分析与设计方法[M].北京:清华大学出版社,1996.55-75.
  • 10Singh Satwant,Rose Jonathan,Lewis David,et al.Optimization of field-programmable gate array logic block architecture for speed[A].IEEE Custom Integrated Circuits Conference[C].1989:6.1.1-6.1.6

引证文献2

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部