摘要
分析了3种不同开关块的单一布线能力,并使用CAD工具模拟了开关块拓扑对整个现场可编程门阵列布线面积和关键路径延时的影响.模拟结果表明,Wilton开关块有最好的面积有效性,通用开关块次之,不相交开关块的面积有效性最差.然而,开关矩阵类型对电路延时特性的影响很小.还得出一个重要结论:单一开关块的布线能力并不能完全说明开关块拓扑的好坏.
The switch block is one of the key units in FPGA. Three different single switch blocks are discussed through illation in the paper. The impact of switch block topology on FPGA area and critical path delay is simulated using CAD tools. Simulation results show that the Wilton switch block appears the most areaefficient, followed by the Universal block, and the Disjoint block has the worst areaefficiency. But we also find that the switch block has little impact on the delay character. Finally, we draw an important conclusion that the routability of a single switch block can not completely represent the quality of switch block topology.
出处
《西安电子科技大学学报》
EI
CAS
CSCD
北大核心
2003年第6期752-755,共4页
Journal of Xidian University
基金
微电子预研资助项目(41308010205)