期刊文献+
共找到228篇文章
< 1 2 12 >
每页显示 20 50 100
Dual Gate液晶显示屏栅极制程断路缺陷的分析与改善
1
作者 杨迪一 孔繁林 +6 位作者 胡兴兴 夏莹莹 黄小平 吴成业 郝静 文鑫 莫艳 《数字通信世界》 2024年第2期47-50,共4页
文章探究了光刻工序的水汽和ITO刻蚀工序的药液结晶对DualGate产品栅极制程的断路影响,通过DOE试验得到影响因子的最佳改善条件,使55寸DualGate产品栅极制程的断路缺陷发生率整体降低36%,为公司带来80.2万元的月度收益,能够对其他高端... 文章探究了光刻工序的水汽和ITO刻蚀工序的药液结晶对DualGate产品栅极制程的断路影响,通过DOE试验得到影响因子的最佳改善条件,使55寸DualGate产品栅极制程的断路缺陷发生率整体降低36%,为公司带来80.2万元的月度收益,能够对其他高端产品断路缺陷的改善思路、新工艺设备的设计改进,提供参考。 展开更多
关键词 双栅 断路 试验设计
下载PDF
Ambipolar performance improvement of the C-shaped pocket TFET with dual metal gate and gate–drain underlap
2
作者 赵梓淼 陈子馨 +9 位作者 刘伟景 汤乃云 刘江南 刘先婷 李宣霖 潘信甫 唐敏 李清华 白伟 唐晓东 《Chinese Physics B》 SCIE EI CAS CSCD 2023年第10期700-707,共8页
Dual-metal gate and gate–drain underlap designs are introduced to reduce the ambipolar current of the device based on the C-shaped pocket TFET(CSP-TFET).The effects of gate work function and gate–drain underlap leng... Dual-metal gate and gate–drain underlap designs are introduced to reduce the ambipolar current of the device based on the C-shaped pocket TFET(CSP-TFET).The effects of gate work function and gate–drain underlap length on the DC characteristics and analog/RF performance of CSP-TFET devices,such as the on-state current(I_(on)),ambipolar current(I_(amb)),transconductance(g_(m)),cut-off frequency(f_(T))and gain–bandwidth product(GBP),are analyzed and compared in this work.Also,a combination of both the dual-metal gate and gate–drain underlap designs has been proposed for the C-shaped pocket dual metal underlap TFET(CSP-DMUN-TFET),which contains a C-shaped pocket area that significantly increases the on-state current of the device;this combination design substantially reduces the ambipolar current.The results show that the CSP-DMUN-TFET demonstrates an excellent performance,including high I_(on)(9.03×10^(-4)A/μm),high I_(on)/I_(off)(~10^(11)),low SS_(avg)(~13 mV/dec),and low I_(amb)(2.15×10^(-17)A/μm).The CSP-DMUN-TFET has the capability to fully suppress ambipolar currents while maintaining high on-state currents,making it a potential replacement in the next generation of semiconductor devices. 展开更多
关键词 tunnel field effect transistor ambipolar current dual metal gate gate–drain underlap
原文传递
Dual-gate lateral double-diffused metal—oxide semiconductor with ultra-low specific on-resistance 被引量:1
3
作者 范杰 汪志刚 +1 位作者 张波 罗小蓉 《Chinese Physics B》 SCIE EI CAS CSCD 2013年第4期531-536,共6页
A new high voltage trench lateral double-diffused metal–oxide semiconductor (LDMOS) with ultra-low specific onresistance (R on,sp ) is proposed. The structure features a dual gate (DG LDMOS): a planar gate and... A new high voltage trench lateral double-diffused metal–oxide semiconductor (LDMOS) with ultra-low specific onresistance (R on,sp ) is proposed. The structure features a dual gate (DG LDMOS): a planar gate and a trench gate inset in the oxide trench. Firstly, the dual gate can provide a dual conduction channel and reduce R on,sp dramatically. Secondly, the oxide trench in the drift region modulates the electric field distribution and reduces the cell pitch but still can maintain comparable breakdown voltage (BV). Simulation results show that the cell pitch of the DG LDMOS can be reduced by 50% in comparison with that of conventional LDMOS at the equivalent BV; furthermore, R on,sp of the DG LDMOS can be reduced by 67% due to the smaller cell pitch and the dual gate. 展开更多
关键词 breakdown voltage specific on-resistance dual gate oxide trench
原文传递
Planar split dual gate MOSFET 被引量:1
4
作者 XIAO DeYuan CHEN Gary LEE Roger LIU Yung SHEN ChiCheong 《Science in China(Series F)》 2008年第4期440-448,共9页
A new planar split dual gate (PSDG) MOSFET device, its characteristics and experimental results, as well as the three dimensional device simulations, are reported here for the first time. Both theoretical calculatio... A new planar split dual gate (PSDG) MOSFET device, its characteristics and experimental results, as well as the three dimensional device simulations, are reported here for the first time. Both theoretical calculation and 3D simulation, as well as the experiment data, show that the two independent split dual gates can provide dynamical control of the device characteristics, such as threshold voltage (Vt) and sub-threshold swing (SS), as well as the device saturated current. The PSDG MOSFET transistor leakage current (loft) can be reduced as much as 78% of the traditional single gate MOSFET. The PSDG is fabricated and fully compatible with our conventional 0.18 μm logic process flow. 展开更多
关键词 novel device MOSFET planar split dual gate tunable sub-threshold swing
原文传递
Dual Material Gate SOI MOSFET with a Single Halo
5
作者 李尊朝 蒋耀林 吴建民 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2007年第3期327-331,共5页
In order to suppress drain-induced barrier lowering in dual material gate SOI MOSFETs,halo doping is used in the channel near the source. Two-dimensional analytical models of surface potential and threshold voltage fo... In order to suppress drain-induced barrier lowering in dual material gate SOI MOSFETs,halo doping is used in the channel near the source. Two-dimensional analytical models of surface potential and threshold voltage for the novel SOI MOSFET are developed based on the explicit solution of the two-dimensional Poisson's equation. Its characteristic improvement is investigated. It is concluded that the novel structure exhibits better suppression of drain-induced barrier lowering and higher carrier transport efficiency than conventional dual material gate SOI MOSFETs. Its drain-induced barrier lowering decreases with increasing halo doping concentration but does not change monotonically with halo length. The analytical models agree well with the two-dimensional device simulator MEDICI. 展开更多
关键词 dual material gate SOI threshold voltage analytical model
下载PDF
A two-dimensional analytical subthreshold behavior model for junctionless dual-material cylindrical surrounding-gate MOSFETs 被引量:1
6
作者 李聪 庄奕琪 +1 位作者 张丽 靳刚 《Chinese Physics B》 SCIE EI CAS CSCD 2014年第3期619-624,共6页
A two-dimensional analytical subthreshold behavior model for junctionless dual-material cylindrical surrounding- gate (JLDMCSG) metal-oxide-semiconductor field-effect transistors (MOSFETs) is proposed. It is deriv... A two-dimensional analytical subthreshold behavior model for junctionless dual-material cylindrical surrounding- gate (JLDMCSG) metal-oxide-semiconductor field-effect transistors (MOSFETs) is proposed. It is derived by solving the two-dimensional Poisson's equation in two continuous cylindrical regions with any simplifying assumption. Using this analytical model, the subthreshold characteristics of JLDMCSG MOSFETs are investigated in terms of channel electro- static potential, horizontal electric field, and subthreshold current. Compared to junctionless single-material cylindrical surrounding-gate MOSFETs, JLDMCSG MOSFETs can effectively suppress short-channel effects and simultaneously im- prove carrier transport efficiency. It is found that the subthreshold current of JLDMCSG MOSFETs can be significantly reduced by adopting both a thin oxide and thin silicon channel. The accuracy of the analytical model is verified by its good agreement with the three-dimensional numerical simulator ISE TCAD. 展开更多
关键词 surrounding-gate MOSFET dual-material gate junctionless transistor analytical model
原文传递
A two-dimensional analytical model for channel potential and threshold voltage of short channel dual material gate lightly doped drain MOSFET 被引量:1
7
作者 Shweta Tripathi 《Chinese Physics B》 SCIE EI CAS CSCD 2014年第11期620-625,共6页
An analytical model for the channel potential and the threshold voltage of the short channel dual-material-gate lightly doped drain (DMG-LDD) metal-oxide-semiconductor field-effect transistor (MOSFET) is presented... An analytical model for the channel potential and the threshold voltage of the short channel dual-material-gate lightly doped drain (DMG-LDD) metal-oxide-semiconductor field-effect transistor (MOSFET) is presented using the parabolic approximation method. The proposed model takes into account the effects of the LDD region length, the LDD region doping, the lengths of the gate materials and their respective work functions, along with all the major geometrical parameters of the MOSFET. The impact of the LDD region length, the LDD region doping, and the channel length on the channel potential is studied in detail. Furthermore, the threshold voltage of the device is calculated using the minimum middle channel potential, and the result obtained is compared with the DMG MOSFET threshold voltage to show the improvement in the threshold voltage roll-off. It is shown that the DMG-LDD MOSFET structure alleviates the problem of short channel effects (SCEs) and the drain induced barrier lowering (DIBL) more efficiently. The proposed model is verified by comparing the theoretical results with the simulated data obtained by using the commercially available ATLASTM 2D device simulator. 展开更多
关键词 dual-material-gate MOSFET lightly doped drain short channel effect threshold voltage
原文传递
Subthreshold current model of fully depleted dual material gate SOI MOSFET
8
作者 苏军 李尊朝 张莉丽 《Journal of Pharmaceutical Analysis》 SCIE CAS 2007年第2期135-137,171,共4页
Dual material gate SOI MOSFET with asymmetrical halo can suppress short channel effect and increase carriers transport efficiency. The analytical model of its subthreshold drain current is derived based on the explici... Dual material gate SOI MOSFET with asymmetrical halo can suppress short channel effect and increase carriers transport efficiency. The analytical model of its subthreshold drain current is derived based on the explicit solution of two-dimensional Poisson’s equation in the depletion region. The model takes into consideration the channel length modulation effect and the contribution of the back channel current component. Its validation is verified by comparision with two dimensional device simulator MEDICI. 展开更多
关键词 asymmetrical halo dual material gate subthreshold current
下载PDF
Drain-induced barrier lowering effect for short channel dual material gate 4H silicon carbide metal-semiconductor field-effect transistor
9
作者 张现军 杨银堂 +3 位作者 段宝兴 柴常春 宋坤 陈斌 《Chinese Physics B》 SCIE EI CAS CSCD 2012年第9期455-459,共5页
Sub-threshold characteristics of the dual material gate 4H-SiC MESFET (DMGFET) are investigated and the analytical models to describe the drain-induced barrier lowering (DIBL) effect are derived by solving one- an... Sub-threshold characteristics of the dual material gate 4H-SiC MESFET (DMGFET) are investigated and the analytical models to describe the drain-induced barrier lowering (DIBL) effect are derived by solving one- and two- dimensional Poisson's equations. Using these models, we calculate the bottom potential of the channel and the threshold voltage shift, which characterize the drain-induced barrier lowering (DIBL) effect. The calculated results reveal that the dual material gate (DMG) structure alleviates the deterioration of the threshold voltage and thus suppresses the DIBL effect due to the introduced step function, which originates from the work function difference of the two gate materials when compared with the conventional single material gate metal-semiconductor field-effect transistor (SMGFET). 展开更多
关键词 silicon carbide metal-semiconductor contact dual material gate
原文传递
Dual-Gate TFT-LCD抖动算法FRC研究与实现 被引量:1
10
作者 齐郾琴 赵英瑞 《集成电路应用》 2018年第3期14-18,共5页
在TFT-LCD驱动的关键设计技术中,抖动算法FRC(frame rate control)是一种重要的技术。它能够用6 bit source的输出来达到8 bit full color(16.7 M colors)的显示效果,这样可以降低数据传输率以降低功耗,同时可以节省源驱动(Source Drive... 在TFT-LCD驱动的关键设计技术中,抖动算法FRC(frame rate control)是一种重要的技术。它能够用6 bit source的输出来达到8 bit full color(16.7 M colors)的显示效果,这样可以降低数据传输率以降低功耗,同时可以节省源驱动(Source Driver,SD)芯片的面积。通过分析和实践,提出了针对用于平板电脑的Dual-Gate TFT-LCD屏和翻转方式,需要采用优化的FRC算法提高显示效果。在应用于平板电脑的dual-gate TFT-LCD屏的FRC方案中,分析了传统方案产生周期性竖线的原因,然后提出了改进方案,消除了竖线,提高了显示质量。最后,总结了FRC算法具体需要考虑的因素。 展开更多
关键词 集成电路设计 抖动算法 TFT-LCD dual-gate 平板电脑 源驱动
下载PDF
Key technologies for dual high-k and dual metal gate integration
11
作者 Yong-Liang Li Qiu-Xia Xu@ and Wen-Wu Wang 《Chinese Physics B》 SCIE EI CAS CSCD 2018年第9期529-534,共6页
The key technologies for the dual high-k and dual metal gate, such as the electrical optimization of metal insert poly-Si stack structure, the separating of high-k and metal gate of n/pMOS in different regions of the ... The key technologies for the dual high-k and dual metal gate, such as the electrical optimization of metal insert poly-Si stack structure, the separating of high-k and metal gate of n/pMOS in different regions of the wafer, and the synchronous etching of n/pMOS gate stack, are successfully developed. First, reasonable flat-band voltage and equivalent oxide thickness of pMOS MIPS structure are obtained by further optimizing the HfSiAlON dielectric through incorporating more Al-O dipole at interface between HfSiAlON and bottom SiOx. Then, the separating of high-k and metal gate for n/pMOS is achieved by SC1(NH4OH:H2O2:H2O = 1 : 1 : 5) and DHF-based solution for the selective removing of n MOS TaN and Hf Si ON and by BCl3-based plasma and DHF-based solution for the selective removing of pMOS TaN/Mo and HfSiAlON.After that, the synchronous etching of n/pMOS gate stack is developed by utilizing optimized BCl3/SF6/O2/Ar plasma to obtain a vertical profile for TaN and TaN/Mo and by utilizing BCl3/Ar plasma combined with DHF-based solution to achieve high selectivity to Si substrate. Finally, good electrical characteristics of CMOS devices, obtained by utilizing these new developed technologies, further confirm that they are practicable technologies for DHDMG integration. 展开更多
关键词 high-k metal gate metal insert poly-Si stack(MIPS) dual high-k and dual metal gate(DHDMG)
原文传递
Analytical Modeling of Dual Material Gate SOI MOSFET with Asymmetric Halo
12
作者 LI Zun-chao JIANG Yao-lin ZHANG Li-li 《Journal of China University of Mining and Technology》 EI 2006年第3期308-311,共4页
A dual material gate silicon-on-insulator MOSFET with asymmetrical halo is presented to improve short channel effect and carder transport efficiency for the first time. The front gate consists of two metal gates with ... A dual material gate silicon-on-insulator MOSFET with asymmetrical halo is presented to improve short channel effect and carder transport efficiency for the first time. The front gate consists of two metal gates with different work functions by making them contacting laterally, and the channel is more heavily doped near the source than in the rest. Using a three-region polynomial potential distribution and a universal boundary condition, a two-dimensional analytical model for the fully depleted silicon-on-insulator MOSFET is developed based on the explicit solution of two-dimensional Poisson's equation. The model includes the calculation of potential distribution along the channel and subthreshold current. The performance improvement of the novel silicon-on-insulator MOSFET is examined and compared with the traditional silicon-on-insulator MOSFET using the analytical model and two-dimensional device simulator MEDICI. It is found that the novel silicon-on-insulator MOSFET could not only suppress short channel effect, but also increase cartier transoort efficiency noticeably. The derived analytical model agrees well with MEDICI. 展开更多
关键词 SOI MOSFET dual material gate subthreshold current surface potential
下载PDF
基于Golden Gate高效构建psiCHECK双荧光素酶报告基因的方法及应用
13
作者 杜雅婷 于文君 +2 位作者 李燕 付元磊 孙考祥 《山东第一医科大学(山东省医学科学院)学报》 CAS 2023年第3期180-185,共6页
目的 基于Golden Gate技术构建psiCHECK-CcdB重组双荧光素酶报告载体,并探讨其能否用于RNA干扰(RNA interference, RNAi)药物筛选。方法 通过聚合酶链反应(polymerase chain reaction,PCR)扩增CcdB致死基因、氯霉素基因与Golden Gate组... 目的 基于Golden Gate技术构建psiCHECK-CcdB重组双荧光素酶报告载体,并探讨其能否用于RNA干扰(RNA interference, RNAi)药物筛选。方法 通过聚合酶链反应(polymerase chain reaction,PCR)扩增CcdB致死基因、氯霉素基因与Golden Gate组装所需的BsmBI酶切位点,将其克隆至psiCHECK-2载体,构建出重组载体psiCHECK-CcdB。利用2种大肠杆菌DB3.1与DH5α对该载体的致死效率进行检测,选用1 387 bp大小的外源片段克隆至psiCHECK-CcdB载体,检测其连接效率,并验证重组载体能否发挥双荧光素酶报告系统功能,监测目的基因的表达变化。结果 菌落PCR以及测序鉴定psiCHECK-CcdB重组质粒构建成功,该质粒可有效致死无法耐受CcdB毒素的大肠杆菌DH5α菌株,在DB3.1菌株中正常生长。采用Golden Gate的方法可将外源片段简单快速克隆至psiCHECKCcdB载体中,连接效率显著提高且低背景克隆。通过测定双荧光素酶表达强度,证实了小干扰RNA(small interfering RNA,siRNA)靶向性结合目的基因可显著下调荧光素酶的表达,成功发挥双荧光素酶报告基因功能。结论 本研究成功构建了psiCHECK-CcdB重组双荧光素酶报告载体,应用Golden Gate组装技术,简化了实验操作流程,降低了实验成本,具备较高的阳性克隆率与多片段一次性组装的潜力,在RNAi药物筛选领域应用前景广阔。 展开更多
关键词 Golden gate CcdB基因 双荧光素酶报告基因 分子克隆 RNAi药物筛选
下载PDF
面向小样本抽取式问答的多标签语义校准方法
14
作者 刘青 陈艳平 +2 位作者 邹安琪 秦永彬 黄瑞章 《应用科学学报》 CAS CSCD 北大核心 2024年第1期161-173,共13页
小样本抽取式问答任务旨在利用文章给定的上下文片段,抽取出真实的答案片段。其基线模型采用的方法只针对跨度进行学习,缺乏对全局语义信息的利用,在含有多组不同重复跨度的实例中存在着理解偏差等问题。为了解决上述问题,该文利用不同... 小样本抽取式问答任务旨在利用文章给定的上下文片段,抽取出真实的答案片段。其基线模型采用的方法只针对跨度进行学习,缺乏对全局语义信息的利用,在含有多组不同重复跨度的实例中存在着理解偏差等问题。为了解决上述问题,该文利用不同层级的语义提出了一种面向小样本抽取式问答任务的多标签语义校准方法。采用包含全局语义信息的头标签和基线模型中的特殊字符构成多标签进行语义融合,并利用语义融合门来控制全局信息流的引入,将全局语义信息融合到特殊字符的语义信息中。然后,利用语义筛选门对新融入的全局语义信息和该特殊字符的原有语义信息进行保留与更替,实现对标签偏差语义的校准。在8个小样本抽取式问答数据集中的56组实验结果表明:该方法在评价指标F1值上均明显优于基线模型,证明了所提方法的有效性和先进性。 展开更多
关键词 小样本抽取式问答 跨度抽取式问答 多标签语义融合 双门控机制 机器阅读理解
下载PDF
双栅GaN HEMT生物传感器仿真研究
15
作者 王保柱 刘莎 +2 位作者 张明 杨琳 段磊 《电子元件与材料》 CAS 北大核心 2024年第4期411-416,共6页
GaN HEMT因具有优异的高灵敏度、快速响应特性、电学特性和生物相容性,其在生物传感领域具有广泛的应用潜力。为提升GaN HEMT生物传感器直接检测生物分子的灵敏度,提出了一种双栅结构分析模型,并使用Silvaco TCAD工具研究了其电学特性... GaN HEMT因具有优异的高灵敏度、快速响应特性、电学特性和生物相容性,其在生物传感领域具有广泛的应用潜力。为提升GaN HEMT生物传感器直接检测生物分子的灵敏度,提出了一种双栅结构分析模型,并使用Silvaco TCAD工具研究了其电学特性。从漏极电流、阈值电压和电势方面分析了单栅和双栅器件的结构特性,比较了其灵敏度。研究表明,在特定生物分子(尿酸酶、链霉亲和素、蛋白质和胆固醇氧化酶)的检测中,双栅GaN HEMT生物传感器的灵敏度分别比单栅器件高1.55%,2.18%,1.07%和3.3%。其中,增加空腔长度可以为生物分子与生物功能化层(AlGaN)的相互作用提供更多的面积,从而使传感器的灵敏度增加。因此,双栅和较大空腔的GaN HEMT生物传感器器件更适用于高灵敏度的应用。 展开更多
关键词 双栅 生物传感器 GAN HEMT 灵敏度
下载PDF
基于双层注意力和深度自编码器的时间序列异常检测模型 被引量:1
16
作者 尹春勇 赵峰 《计算机工程与科学》 CSCD 北大核心 2024年第5期826-835,共10页
目前时间序列通常具有弱周期性以及高度复杂的相关性特征,传统的时间序列异常检测方法难以检测此类异常。针对这一问题,提出了一种新的无监督时间序列异常检测模型(DA-CBG-AE)。首先,使用新型滑动窗口方法,针对时间序列周期性设置滑动... 目前时间序列通常具有弱周期性以及高度复杂的相关性特征,传统的时间序列异常检测方法难以检测此类异常。针对这一问题,提出了一种新的无监督时间序列异常检测模型(DA-CBG-AE)。首先,使用新型滑动窗口方法,针对时间序列周期性设置滑动窗口大小;其次,采用卷积神经网络提取时间序列高维度空间特征;然后,提出具有堆叠式Dropout双向门循环单元网络作为自编码器的基本结构,从而捕捉时间序列的相关性特征;最后,引入双层注意力机制,进一步提取特征,选择更加关键的时间序列,从而提高异常检测准确率。为了验证该模型的有效性,将DA-CBG-AE与6种基准模型在8个数据集上进行比较。最终的实验结果表明,DA-CBG-AE获得了最优的F1值(0.863),并且其检测性能相比最新的基准模型Tad-GAN高出25.25%。 展开更多
关键词 异常检测 双层注意力机制 自编码器 卷积神经网络 双向门循环单元
下载PDF
双芯IGCT浪涌电流鲁棒性研究 被引量:1
17
作者 鲁一苇 姚德贵 +3 位作者 董曼玲 肖超 陈涛 杨武华 《半导体技术》 CAS 北大核心 2024年第3期234-239,245,共7页
作为晶闸管类器件,双芯集成门极换流晶闸管(Dual IGCT)必须具备的抗浪涌电流能力研究鲜见报道。基于多单元集成的器件仿真结构模型,揭示了Dual IGCT在浪涌电流下工作时,总电流在GCT-A部分和GCT-B部分间的分配比例会随晶格温度升高而减... 作为晶闸管类器件,双芯集成门极换流晶闸管(Dual IGCT)必须具备的抗浪涌电流能力研究鲜见报道。基于多单元集成的器件仿真结构模型,揭示了Dual IGCT在浪涌电流下工作时,总电流在GCT-A部分和GCT-B部分间的分配比例会随晶格温度升高而减小。在此基础上,分析了寿命控制技术对Dual IGCT浪涌鲁棒性的影响。结果表明,增大GCT-B的载流子寿命可以提高器件的浪涌鲁棒性,但同时会增大器件的功耗;而在对GCT-B进行载流子寿命控制时,引入具有较大寿命对温度依赖系数的复合中心,可以有效提高Dual IGCT浪涌电流鲁棒性,同时不影响器件的其他性能。最后,提出了一种工艺成本较低的阳极短路Dual IGCT新结构,其在浪涌电流下的晶格温升与传统的Dual IGCT相比大幅减小(约150 K),呈现出极高的抗浪涌能力。 展开更多
关键词 双芯集成门极换流晶闸管(dual IGCT) 浪涌电流 寿命控制 复合中心 鲁棒性
原文传递
结温导向的牵引变流器寿命优化控制
18
作者 向超群 杜京润 +2 位作者 陈春阳 李佳怡 成庶 《铁道学报》 EI CAS CSCD 北大核心 2024年第9期45-56,共12页
结温是影响绝缘栅双极型晶体管(IGBT)寿命的主要因素。为了提高地铁两电平牵引变流器寿命,提出一种降低结温的异步牵引电机双矢量模型预测转矩控制(DVMPTC)策略。将传统DVMPTC的第二个电压矢量选择范围缩小在与第一个电压矢量不切换或... 结温是影响绝缘栅双极型晶体管(IGBT)寿命的主要因素。为了提高地铁两电平牵引变流器寿命,提出一种降低结温的异步牵引电机双矢量模型预测转矩控制(DVMPTC)策略。将传统DVMPTC的第二个电压矢量选择范围缩小在与第一个电压矢量不切换或仅切换一次的范围,降低IGBT开关损耗的同时减小系统计算量;在代价函数中约束IGBT及其反并联二极管的损耗,动态加入损耗因子,并赋予权重系数,使得最优矢量的选择兼顾控制性能与降低损耗。通过仿真分析,本文所提方法相较于传统基于分段调制算法的直接转矩控制策略,降低了结温及其波动,提高了牵引变流器寿命。 展开更多
关键词 两电平牵引变流器 IGBT模块结温 双矢量模型预测转矩控制 损耗因子 牵引变流器寿命
下载PDF
基于双注意力机制的MSCN-BiGRU的滚动轴承故障诊断方法 被引量:1
19
作者 王敏 邓艾东 +2 位作者 马天霆 张宇剑 薛原 《振动与冲击》 EI CSCD 北大核心 2024年第6期84-92,103,共10页
针对滚动轴承故障诊断模型在变工况和环境噪声干扰下诊断精度降低的问题,提出一种基于双注意力机制的多尺度卷积网络(dual attention and multi-scale convolutional networks,DAMSCN)与改进的双向门控循环单元(bidirectional gated rec... 针对滚动轴承故障诊断模型在变工况和环境噪声干扰下诊断精度降低的问题,提出一种基于双注意力机制的多尺度卷积网络(dual attention and multi-scale convolutional networks,DAMSCN)与改进的双向门控循环单元(bidirectional gated recurrent unit,BiGRU)组成的故障诊断模型DAMSCN-BiGRU。首先,多尺度特征融合模块使用不同大小的卷积核,获得多种感受野,从而提取到轴承原始振动信号的多尺度特征信息,并根据重要性对其进行自适应融合,然后利用通道注意力和空间注意力组成的双注意力模块(dual attention module,DAM)对多尺度特征进行重新标定,分配注意力权重,削弱融合特征中的冗余特征;然后,增加注意力层和利用分段激活改进BiGRU进而挖掘信号的时域特征,以提高轴承故障诊断的性能;最后,通过Softmax层完成对不同故障的分类。试验结果表明,与其他智能诊断模型相比,DAMSCN-BiGRU在变工况环境下,平均诊断精度达到98.2%,在强噪声背景下仍然有着85.3%的准确率,且在不同程度的噪声强度下效果均优于其他常用模型,有利于促进滚动轴承的智能故障诊断研究和实际应用。 展开更多
关键词 滚动轴承 故障诊断 多尺度特征融合 双注意力机制 双向门控循环单元(BiGRU)
下载PDF
基于电晕放电电离源的双迁移管离子迁移谱检测仪
20
作者 张旭 宋瑜 +7 位作者 罗元江 黎皖君 孔令文 夏磊 刘亚伟 沈成银 黄超群 储焰南 《质谱学报》 EI CAS CSCD 北大核心 2024年第5期616-623,共8页
离子迁移谱(IMS)在单一正、负离子模式下检测时易出现漏检或误检。本研究通过开发小型双路离子门控脉冲控制电路,研制了一台以电晕放电为电离源,具备同时检测正、负离子功能的双迁移管IMS检测仪。通过优化气体流速、迁移管温度和热解吸... 离子迁移谱(IMS)在单一正、负离子模式下检测时易出现漏检或误检。本研究通过开发小型双路离子门控脉冲控制电路,研制了一台以电晕放电为电离源,具备同时检测正、负离子功能的双迁移管IMS检测仪。通过优化气体流速、迁移管温度和热解吸温度等关键参数,检测了黑索金、甲基苯丙胺及三硝基甲苯(TNT)的取代产物2,4-二氨基-6-硝基甲苯。结果表明,该仪器能够同时检测正、负离子,在正、负离子模式下对2,4-二氨基-6-硝基甲苯的检出限分别为200、260 pg。 展开更多
关键词 离子迁移谱(IMS) 电晕放电 离子门 双迁移管 正负同时检测
下载PDF
上一页 1 2 12 下一页 到第
使用帮助 返回顶部