期刊文献+
共找到1篇文章
< 1 >
每页显示 20 50 100
A 10bit 50MS/s Pipeline ADC Design for a Million Pixels Level CMOS Image Sensor 被引量:2
1
作者 朱天成 姚素英 +1 位作者 袁小星 李斌桥 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2008年第10期1939-1946,共8页
Noise and mismatch are important error sources in pipeline ADCs,so careful calculation and system simulation are carried out using Matlab software. To reduce power consumption while not lose performance, the amplifier... Noise and mismatch are important error sources in pipeline ADCs,so careful calculation and system simulation are carried out using Matlab software. To reduce power consumption while not lose performance, the amplifiers with the same structure are biased with one bias circuit, and a cascode compensation is adopted. A 10bit 50MS/s pipeline ADC, which can be used in CMOS image sensor systems with large pixel array,is designed and tested by using 0.35tzm 4M-2P CMOS process. According to test results, power consumption is only 42mW and SINAD is 45.69dB when sampling frequency is 50MHz. A balance between performance and power consumption is achieved. 展开更多
关键词 pipeline ADC CMOS image sensor noise and mismatch suppress low power consumption design
原文传递
上一页 1 下一页 到第
使用帮助 返回顶部