期刊文献+
共找到1,564篇文章
< 1 2 79 >
每页显示 20 50 100
A review on the design of ternary logic circuits 被引量:2
1
作者 Xiao-Yuan Wang Chuan-Tao Dong +1 位作者 Zhi-Ru Wu Zhi-Qun Cheng 《Chinese Physics B》 SCIE EI CAS CSCD 2021年第12期7-18,共12页
A multi-valued logic system is a promising alternative to traditional binary logic because it can reduce the complexity,power consumption, and area of circuit implementation. This article briefly summarizes the develo... A multi-valued logic system is a promising alternative to traditional binary logic because it can reduce the complexity,power consumption, and area of circuit implementation. This article briefly summarizes the development of ternary logic and its advantages in digital logic circuits. The schemes, characteristics, and application of ternary logic circuits based on CMOS, CNTFET, memristor, and other devices and processes are reviewed in this paper, providing some reference for the further research and development of ternary logic circuits. 展开更多
关键词 ternary logic circuit MEMRISTOR digital logic circuit circuit design
原文传递
A weighted averaging method for signal probability of logic circuit combined with reconvergent fan-out structures
2
作者 Xiao Jie Ma Weifeng +1 位作者 William Lee Shi Zhanhui 《Journal of Southeast University(English Edition)》 EI CAS 2018年第2期173-181,共9页
By analyzing the structures of circuits,a novel approach for signal probability estimation of very large-scale integration(VLSI)based on the improved weighted averaging algorithm(IWAA)is proposed.Considering the failu... By analyzing the structures of circuits,a novel approach for signal probability estimation of very large-scale integration(VLSI)based on the improved weighted averaging algorithm(IWAA)is proposed.Considering the failure probability of the gate,first,the first reconvergent fan-ins corresponding to the reconvergent fan-outs were identified to locate the important signal correlation nodes based on the principle of homologous signal convergence.Secondly,the reconvergent fan-in nodes of the multiple reconverging structure in the circuit were identified by the sensitization path to determine the interference sources to the signal probability calculation.Then,the weighted signal probability was calculated by combining the weighted average approach to correct the signal probability.Finally,the reconvergent fan-out was quantified by the mixed-calculation strategy of signal probability to reduce the impact of multiple reconvergent fan-outs on the accuracy.Simulation results on ISCAS85 benchmarks circuits show that the proposed method has approximate linear time-space consumption with the increase in the number of the gate,and its accuracy is 4.2%higher than that of the IWAA. 展开更多
关键词 improved weighted averaging algorithm signal probability estimation gate error rate combinational logic circuits
下载PDF
DESIGN OF TWO-PHASE SINUSOIDAL POWER CLOCK AND CLOCKED TRANSMISSION GATE ADIABATIC LOGIC CIRCUIT 被引量:5
3
作者 Wang Pengjun Yu Junjun 《Journal of Electronics(China)》 2007年第2期225-231,共7页
First the research is conducted on the design of the two-phase sinusoidal power clock generator in this paper. Then the design of the new adiabatic logic circuit adopting the two-phase sinusoidal power clocks--Clocked... First the research is conducted on the design of the two-phase sinusoidal power clock generator in this paper. Then the design of the new adiabatic logic circuit adopting the two-phase sinusoidal power clocks--Clocked Transmission Gate Adiabatic Logic (CTGAL) circuit is presented. This circuit makes use of the clocked transmission gates to sample the input signals, then the output loads are charged and discharged in a fully adiabatic manner by using bootstrapped N-Channel Metal Oxide Semiconductor (NMOS) and Complementary Metal Oxide Semiconductor (CMOS) latch structure. Finally, with the parameters of Taiwan Semiconductor Manufacturing Company (TSMC) 0.25um CMOS device, the transient energy consumption of CTGAL, Bootstrap Charge-Recovery Logic (BCRL) and Pass-transistor Adiabatic Logic (PAL) including their clock generators is simulated. The simulation result indicates that CTGAL circuit has the characteristic of remarkably low energy consumption. 展开更多
关键词 circuit design Two-phase sinusoidal power clock Clock generator Clocked Transmission Gate Adiabatic logic (CTGAL) circuit
下载PDF
A Comparative Study of Majority/Minority Logic Circuit Synthesis Methods for Post-CMOS Nanotechnologies 被引量:1
4
作者 Amjad Almatrood Harpreet Singh 《Engineering(科研)》 2017年第10期890-915,共26页
The physical limitations of complementary metal-oxide semiconductor?(CMOS) technology have led many researchers to consider other alternative technologies. Quantum-dot cellular automate (QCA), single electron tunnelin... The physical limitations of complementary metal-oxide semiconductor?(CMOS) technology have led many researchers to consider other alternative technologies. Quantum-dot cellular automate (QCA), single electron tunneling (SET), tunneling phase logic (TPL), spintronic devices, etc., are some of the nanotechnologies that are being considered as possible replacements for CMOS. In these nanotechnologies, the basic logic units used to implement circuits are majority and/or minority gates. Several majority/minority logic circuit synthesis methods have been proposed. In this paper, we give a comparative study of the existing majority/minority logic circuit synthesis methods that are capable of synthesizing multi-input multi-output Boolean functions. Each of these methods is discussed in detail. The optimization priorities given to different factors such as gates, levels, inverters, etc., vary with technologies. Based on these optimization factors, the results obtained from different synthesis methods are compared. The paper also analyzes the optimization capabilities of different methods and discusses directions for future research in the synthesis of majority/minority logic networks. 展开更多
关键词 logic Design logic Optimization MAJORITY logic circuitS Post-CMOS Technologies
下载PDF
A Novel High-Performance Lekage-Tolerant, Wide Fan-In Domino Logic Circuit in Deep-Submicron Technology
5
作者 Ajay Dadoria Kavita Khare +1 位作者 T. K. Gupta R. P. Singh 《Circuits and Systems》 2015年第4期103-111,共9页
As technology shrinks in modern era the demand on high speed, low power consumption and small chip area in microprocessors is come into existence. In this paper we have presented a new class of domino circuit design f... As technology shrinks in modern era the demand on high speed, low power consumption and small chip area in microprocessors is come into existence. In this paper we have presented a new class of domino circuit design for low power consumption, faster circuit speed and high performance. Due to wide fan-in domino logic, its logic gate suffer from noise sensitivity, if we improve sensitivity, sub-threshold and gate oxide leakage current dominate in evaluation network, which increases the power consumption and reduces the performance of the circuit. The proposed circuit improves the dynamic power consumption and reduces the delay which improves the speed of the circuit. Simulation is performed in BISM4 Cadence environment at 65 nm process technology, with supply voltage 1 V at 100 MHz frequency and bottleneck operating temperature of 27&deg;C with CL = 1 fF. From the result average power improvement by proposed circuit 1 & 2 for 8 input OR gate is 10.1%, 15.28% SFLD, 48.56%, 51.49% CKD, 55.17%, 57.71% HSD and improvement of delay is 1.10%, 12.76% SFLD, 19.13%, 28.63% CKD, 4.32%, 15.59% HSD, 19.138%, 44.25% DFD respectively. 展开更多
关键词 High Speed Integrated circuit Dynamic logic circuit UNITY Noise Gain (UNG) DOMINO logic circuit Noise Immunity
下载PDF
Two Analytical Methods for Detection and Elimination of the Static Hazard in Combinational Logic Circuits
6
作者 Mihai Grigore Timis Alexandru Valachi +1 位作者 Alexandru Barleanu Andrei Stan 《Circuits and Systems》 2013年第7期466-471,共6页
In this paper, the authors continue the researches described in [1], that consists in a comparative study of two methods to eliminate the static hazard from logical functions, by using the form of Product of Sums (POS... In this paper, the authors continue the researches described in [1], that consists in a comparative study of two methods to eliminate the static hazard from logical functions, by using the form of Product of Sums (POS), static hazard “0”. In the first method, it used the consensus theorem to determine the cover term that is equal with the product of the two residual implicants, and in the second method it resolved a Boolean equation system. The authors observed that in the second method the digital hazard can be earlier detected. If the Boolean equation system is incompatible (doesn’t have solutions), the considered logical function doesn’t have the static 1 hazard regarding the coupled variable. Using the logical computations, this method permits to determine the needed transitions to eliminate the digital hazard. 展开更多
关键词 Combinational circuitS STATIC HAZARD logic Design BOOLEAN Functions
下载PDF
Tribotronic triggers and sequential logic circuits 被引量:2
7
作者 Li Min Zhang Zhi Wei Yang +3 位作者 Yao Kun Pang Tao Zhou Chi Zhang Zhong Lin Wang 《Nano Research》 SCIE EI CAS CSCD 2017年第10期3534-3542,共9页
In this paper, a floating-gate tribotronic transistor (FGTT) based on a mobile triboelectric layer and a traditional silicon-based field-effect transistor (FET) is proposed. In the FGTT, the triboelectric charges ... In this paper, a floating-gate tribotronic transistor (FGTT) based on a mobile triboelectric layer and a traditional silicon-based field-effect transistor (FET) is proposed. In the FGTT, the triboelectric charges in the layer created by contact electrification can be used to modulate charge carrier transport in the transistor. Based on the FGTTs and FETs, a tribotronic negated AND (NAND) gate that achieves mechanical-electrical coupled inputs, logic operations, and electrical level outputs is fabricated. By further integrating tribotronic NAND gates with traditional digital circuits, several basic units such as the tribotronic S-R trigger, D trigger, and T trigger have been demonstrated. Additionally, tribotronic sequential logic circuits such as registers and counters have also been integrated to enable external contact triggered storage and computation. In contrast to the conventional sequential logic units controlled by electrical signals, contact-triggered tribotronic sequential logic circuits are able to realize direct interaction and integration with the external environment. This development can lead to their potential application in micro/nano-sensors, electromechanical storage, interactive control, and intelligent instrumentation. 展开更多
关键词 tribotronics tribotronic transistor triboelectric nanogenerator TRIGGER sequential logic circuits
原文传递
On the operating speed and energy efficiency of GaN-based monolithic complementary logic circuits for integrated power conversion systems 被引量:2
8
作者 Zheyang Zheng Han Xu +1 位作者 Li Zhang Kevin J.Chen 《Fundamental Research》 CAS 2021年第6期661-671,共11页
Gallium nitride(GaN)-based power conversion systems exhibit striking competitiveness in realizing compact and high-efficiency power management modules.Recently emerging GaN-based p-channel field-effect transistors(FET... Gallium nitride(GaN)-based power conversion systems exhibit striking competitiveness in realizing compact and high-efficiency power management modules.Recently emerging GaN-based p-channel field-effect transistors(FETs)and monolithic integration techniques enable the implementation of GaN-based complementary logic(CL)circuits and thereby offer an additional pathway to improving the system-level energy efficiency and functional-ity.In this article,holistic analyses are conducted to evaluate the potential benefits of introducing GaN CL circuits into the integrated power systems,based on the material limit of GaN and state-of-the-art experimental results.It is revealed that the propagation delay of a single-stage CL gate based on the commercial p-GaN gate power HEMT(high-electron-mobility transistor)platform could be as short as sub-nanosecond,which sufficiently satis-fies the requirement of power conversion systems typically with operating frequencies less than 10 MHz.With the currently adopted n-FET-based logic gates(e.g.,directly coupled FET logic)replaced by CL gates,the power consumption of peripheral logic circuits could be substantially suppressed by more than 10^(3) times,mainly due to the elimination of the pronounced static power loss.Consequently,the energy efficiency of the entire system could be substantially improved. 展开更多
关键词 Gallium nitride Complementary logic circuits Power integration Energy efficiency
原文传递
A novel circuit design for complementary resistive switch-based stateful logic operations
9
作者 王小平 陈林 +1 位作者 沈轶 徐博文 《Chinese Physics B》 SCIE EI CAS CSCD 2016年第5期461-469,共9页
Recently, it has been demonstrated that memristors can be utilized as logic operations and memory elements. In this paper, we present a novel circuit design for complementary resistive switch(CRS)-based stateful log... Recently, it has been demonstrated that memristors can be utilized as logic operations and memory elements. In this paper, we present a novel circuit design for complementary resistive switch(CRS)-based stateful logic operations. The proposed circuit can automatically write the destructive CRS cells back to the original states. In addition, the circuit can be used in massive passive crossbar arrays which can reduce sneak path current greatly. Moreover, the steps for CRS logic operations using our proposed circuit are reduced compared with previous circuit designs. We validate the effectiveness of our scheme through Hspice simulations on the logic circuits. 展开更多
关键词 MEMRISTOR complementary resistive switch crossbar arrays logic circuits
原文传递
An approach to predicting dynamic power dissipation of coupled interconnect network in dynamic CMOS logic circuits
10
作者 黄刚 杨华中 +1 位作者 罗嵘 汪蕙 《Science in China(Series F)》 2002年第4期286-298,共13页
In deep submicron (DSM) integrated circuits (IC), coupling capacitors between interconnects become dominant over grounded capacitors. As a result, the dynamic power dissipation of one node is no longer only in relatio... In deep submicron (DSM) integrated circuits (IC), coupling capacitors between interconnects become dominant over grounded capacitors. As a result, the dynamic power dissipation of one node is no longer only in relation to the signal on that node, and it also depends on signals on its neighbor nodes through coupling capacitors. Thus, for their limitation in dealing with ca-pacitively coupled nets, past jobs on power estimation are facing rigorous challenges and need to be ameliorated. This paper proposes and proves a simple and fast approach to predicting dynamic power dissipation of coupled interconnect networks: a coupling capacitor in dynamic CMOS logic circuits is decoupled and mapped into an equivalent cell containing an XOR gate and a grounded capacitor, and the whole circuit after mapping, consuming the same power as the original one, could be easily managed by generally-used gate-level power estimation tools. This paper also investigates the correlation coefficient method (CCM). Given the signal probabilities and the correlation coefficients between signals, the dynamic power of interconnect networks can be calculated by using CCM. It can be proved that the decoupling method and CCM draw identical results, that is to say, the decoupling method implicitly preserves correlation properties between signals and there is no accuracy loss in the decoupling process. Moreover, it is addressed that the coupling capacitors in static CMOS circuits could be decoupled and mapped into an equivalent cell containing a more complicated logic block, and the power can be obtained by the probability method for dynamic CMOS logic circuits. 展开更多
关键词 INTERCONNECT power estimation coupling capacitors correlation coefficient dynamic CMOS logic circuits signal probability.
原文传递
OPTIMIZATION OF MULTIPLE-OUTPUT EXCLUSIVE-OR LOGIC CIRCUITS
11
作者 张彦仲 《Science China Mathematics》 SCIE 1990年第5期625-633,共9页
A method is presented for optimizing multiple-output exclusive-OR logic circuits. The effect of common gates on the optimization of logic circuits is studied. The concepts of common function, residue function and rema... A method is presented for optimizing multiple-output exclusive-OR logic circuits. The effect of common gates on the optimization of logic circuits is studied. The concepts of common function, residue function and remainder term are introduced. A computer method for searching the optimum polarity is proposed. This method can be used to design the logic circuit which needs the minimum number of exclusive-OR gates. 展开更多
关键词 exclusive-OR logic circuitS optimization.
原文传递
Logic Picture-Based Dynamic Power Estimation for Unit Gate-Delay Model CMOS Circuits
12
作者 Omnia S. Ahmed Mohamed F. Abu-Elyazeed +2 位作者 Mohamed B. Abdelhalim Hassanein H. Amer Ahmed H. Madian 《Circuits and Systems》 2013年第3期276-279,共4页
In this research, a fast methodology to calculate the exact value of the average dynamic power consumption for CMOS combinational logic circuits is developed. The delay model used is the unit-delay model where all gat... In this research, a fast methodology to calculate the exact value of the average dynamic power consumption for CMOS combinational logic circuits is developed. The delay model used is the unit-delay model where all gates have the same propagation delay. The main advantages of this method over other techniques are its accuracy, as it is deterministic and it requires less computational effort compared to exhaustive simulation approaches. The methodology uses the Logic Pictures concept for obtaining the nodes’ toggle rates. The proposed method is applied to well-known circuits and the results are compared to exhaustive simulation and Monte Carlosimulation methods. 展开更多
关键词 Dynamic Power ESTIMATION logic PICTURES CMOS Digital logic circuits TOGGLE Rate Unit-Delay Model
下载PDF
Leakage Reduction Using DTSCL and Current Mirror SCL Logic Structures for LP-LV Circuits
13
作者 Sanjeev Rai Ram Awadh Mishra Sudarshan Tiwari 《Circuits and Systems》 2013年第1期20-28,共9页
This paper presents a novel approach to design robust Source Coupled Logic (SCL) for implementing ultra low power circuits. In this paper, we propose two different source coupled logic structures and analyze the perfo... This paper presents a novel approach to design robust Source Coupled Logic (SCL) for implementing ultra low power circuits. In this paper, we propose two different source coupled logic structures and analyze the performance of these structures with STSCL (Sub-threshold SCL). The first design under consideration is DTPMOS as load device which analyses the performance of Dynamic Threshold SCL (DTSCL) Logic with previous source coupled logic for ultra low power operation. DTSCL circuits exhibit a better power-delay Performance compared with the STSCL Logic. It can be seen that the proposed circuit provides 56% reduction in power delay product. The second design under consideration uses basic current mirror active load device to provide required voltage swing. Current mirror source coupled logic (CMSCL) can be used for high speed operation. The advantage of this design is that it provides 54% reduction in power delay product over conventional STSCL. The main drawback of this design is that it provides a higher power dissipation compared to other source coupled logic structures. The proposed circuit provides lower sensitivity to temperature and power supply variation, with a superior control over power dissipation. Measurements of test structures simulated in 0.18 μm CMOS technology shows that the proposed DTSCL logic concept can be utilized successfully for bias currents as low as 1 pA. Measurements show that existing standard cell libraries offer a good solution for ultra low power SCL circuits. Cadence Virtuoso schematic editor and Spectre Simulation tools have been used. 展开更多
关键词 CMOS Integrated circuitS CMOS logic circuit Dynamic Threshold MOS (DTMOS) Power-Delay Product Source-Coupled logic (SCL) SUB-THRESHOLD CMOS SUB-THRESHOLD SCL Ultra-Low-Power circuitS Weak Inversion LP-LV(Low Power-Low Voltage)
下载PDF
基于相关性分离的逻辑电路敏感门定位算法
14
作者 蔡烁 何辉煌 +2 位作者 余飞 尹来容 刘洋 《电子与信息学报》 EI CAS CSCD 北大核心 2024年第1期362-372,共11页
随着CMOS器件特征尺寸进入纳米量级,因高能粒子辐射等造成的电路失效问题日益严重,给电路可靠性带来严峻挑战。现阶段,准确评估集成电路可靠性,并以此为依据对电路进行容错加固,以提高电路系统可靠性变得刻不容缓。然而,由于逻辑电路中... 随着CMOS器件特征尺寸进入纳米量级,因高能粒子辐射等造成的电路失效问题日益严重,给电路可靠性带来严峻挑战。现阶段,准确评估集成电路可靠性,并以此为依据对电路进行容错加固,以提高电路系统可靠性变得刻不容缓。然而,由于逻辑电路中存在大量扇出重汇聚结构,由此引发的信号相关性导致可靠性评估与敏感单元定位面临困难。该文提出一种基于相关性分离的逻辑电路敏感门定位算法。先将电路划分为多个独立电路结构(ICS);以ICS为基本单元分析故障传播及信号相关性影响;再利用相关性分离后的电路模块和反向搜索算法精准定位逻辑电路敏感门单元;最后综合考虑面向输入向量空间的敏感门定位及针对性容错加固。实验结果表明,所提算法能准确、高效地定位逻辑电路敏感单元,适用于大规模及超大规模电路的可靠性评估与高效容错设计。 展开更多
关键词 逻辑电路 失效率 相关性分离 敏感门定位 容错设计
下载PDF
A highly sensitive ratiometric near-infrared nanosensor based on erbium-hyperdoped silicon quantum dots for iron(Ⅲ) detection
15
作者 Kun Wang Wenxuan Lai +2 位作者 Zhenyi Ni Deren Yang Xiaodong Pi 《Journal of Semiconductors》 EI CAS CSCD 2024年第8期49-58,共10页
Ratiometric fluorescent detection of iron(Ⅲ)(Fe^(3+))offers inherent self-calibration and contactless analytic capabilities.However,realizing a dual-emission near-infrared(NIR)nanosensor with a low limit of detection... Ratiometric fluorescent detection of iron(Ⅲ)(Fe^(3+))offers inherent self-calibration and contactless analytic capabilities.However,realizing a dual-emission near-infrared(NIR)nanosensor with a low limit of detection(LOD)is rather challenging.In this work,we report the synthesis of water-dispersible erbium-hyperdoped silicon quantum dots(Si QDs:Er),which emit NIR light at the wavelengths of 810 and 1540 nm.A dual-emission NIR nanosensor based on water-dispersible Si QDs:Er enables ratiometric Fe^(3+)detection with a very low LOD(0.06μM).The effects of pH,recyclability,and the interplay between static and dynamic quenching mechanisms for Fe^(3+)detection have been systematically studied.In addition,we demonstrate that the nanosensor may be used to construct a sequential logic circuit with memory functions. 展开更多
关键词 erbium-hyperdoped silicon quantum dots dual-emission near-infrared nanosensor Fe^(3+)detection sequential logic circuit
下载PDF
基于多端忆阻器的组合逻辑电路设计
16
作者 邝先验 桓湘澜 +2 位作者 肖鸿彪 徐姚明 罗颖 《电子元件与材料》 CAS 北大核心 2024年第8期1024-1030,共7页
微型忆阻器为大脑神经网络的发展提供了新的机遇,简单而精确的忆阻器可以提高各种神经网络和运算电路的性能。以传统二端忆阻模型为基础,通过引入控制端口,设计了一种多端忆阻器,使忆阻器在电路设计和应用中更加灵活实用。鉴于多端忆阻... 微型忆阻器为大脑神经网络的发展提供了新的机遇,简单而精确的忆阻器可以提高各种神经网络和运算电路的性能。以传统二端忆阻模型为基础,通过引入控制端口,设计了一种多端忆阻器,使忆阻器在电路设计和应用中更加灵活实用。鉴于多端忆阻器的电阻由金属区、低电阻区和高电阻区三部分组成,采用三段分片线性法来分别拟合这三个区域。通过推导忆阻器的公式和工作原理,建立了该忆阻器的模型,并对所构建的电路进行了磁滞曲线与逻辑电路测试。仿真结果表明:构建的多端忆阻器能够产生符合忆阻特性的滞回曲线,并且实现了组合逻辑电路功能。由于搭建的忆阻器电路仅由MOS管构成,与传统忆阻逻辑电路相比,所使用的元件数量降低了63.9%。 展开更多
关键词 忆阻器 逻辑电路 晶体管 电路仿真 磁滞曲线
下载PDF
模拟乒乓球运动的逻辑电路设计
17
作者 张聪慧 《集成电路应用》 2024年第8期25-27,共3页
阐述在数字逻辑电路实验教学中引入游戏电路设计。以模拟乒乓球游戏电路的设计为例,该游戏电路综合运用计数器、移位寄存器、锁存器等逻辑器件,利用按键模拟两位选手的乒乓球拍,利用发光二极管模拟乒乓球及其运动路径,A端与B端相互击球... 阐述在数字逻辑电路实验教学中引入游戏电路设计。以模拟乒乓球游戏电路的设计为例,该游戏电路综合运用计数器、移位寄存器、锁存器等逻辑器件,利用按键模拟两位选手的乒乓球拍,利用发光二极管模拟乒乓球及其运动路径,A端与B端相互击球,数码管显示选手的当前得分,游戏难度可通过改变时钟电路的频率进行调节。 展开更多
关键词 逻辑电路设计 移位寄存器 时钟频率 计数器 数码显示 模拟乒乓
下载PDF
纤维晶体管器件研究进展
18
作者 卿星 肖晴 +2 位作者 陈斌 李沐芳 王栋 《纺织学报》 EI CAS CSCD 北大核心 2024年第4期33-40,共8页
在学科高度交叉、技术深度融合、物联网、人工智能、类脑计算等新兴产业迅猛发展的时代背景下,传统携带式可穿戴电子设备已难以满足人们对高性能电子纺织品的需求。为全面探究纤维晶体管在电子织物领域的应用前景,首先简述了纤维晶体管... 在学科高度交叉、技术深度融合、物联网、人工智能、类脑计算等新兴产业迅猛发展的时代背景下,传统携带式可穿戴电子设备已难以满足人们对高性能电子纺织品的需求。为全面探究纤维晶体管在电子织物领域的应用前景,首先简述了纤维晶体管的组成、分类与工作原理,重点介绍了纤维基有机场效应晶体管和纤维基有机电化学晶体管;其次,介绍了纤维晶体管器件在智能可穿戴和植入式生化传感器、忆阻器和人工突触类脑计算神经形态器件、逻辑电路等前言领域的研究进展;分析了纤维晶体管在器件集成、性能优化和实际应用等方面所面临的问题与挑战。研究指出纤维晶体管在推动电子织物、人机交互、智慧医疗等国家战略产业发展和驱动人类社会迈向泛智能时代中的应用前景,期望为下一代高性能纤维晶体管的发展提供借鉴与启发。 展开更多
关键词 电子织物 纤维晶体管 生化传感器 类脑计算 逻辑电路
下载PDF
基于XMG的乘法器电路等价性验证算法
19
作者 朱柏成 储著飞 +2 位作者 潘鸿洋 王伦耀 夏银水 《计算机辅助设计与图形学学报》 EI CSCD 北大核心 2024年第3期443-451,共9页
组合电路等价性验证是数字集成电路设计自动化(EDA)中的重要部分,随着算术电路在现代计算机系统中的占比逐渐增大,传统的等价性验证算法在验证多比特算术电路,尤其是乘法器电路时面临挑战.对此,提出一种基于XOR-Majority Graph(XMG)逻... 组合电路等价性验证是数字集成电路设计自动化(EDA)中的重要部分,随着算术电路在现代计算机系统中的占比逐渐增大,传统的等价性验证算法在验证多比特算术电路,尤其是乘法器电路时面临挑战.对此,提出一种基于XOR-Majority Graph(XMG)逻辑表示的组合电路等价性验证算法.首先将2个待验证电路构建成的联接(Miter)电路进行XMG逻辑重写;然后在等价性一致的前提下对XMG的节点个数和逻辑深度进行逻辑重写优化;最后调用布尔可满足性(SAT)求解器和仿真器进行验证,得到最终等价性验证结果.实验结果表明,与ABC,Lingeling等工具相比,所提算法在验证时间上实现了平均489倍、最高1472倍的加速. 展开更多
关键词 逻辑综合 等价性验证 乘法器电路 异或-多数逻辑图
下载PDF
一种MCT门量子可逆线路分解与优化方法
20
作者 张苏嘉 管致锦 杨雪婷 《电子科技大学学报》 EI CAS CSCD 北大核心 2024年第1期155-160,共6页
为提高可逆线路中MCT门的分解和优化效率,提出了一种MCT门的优化分解方法,根据该方法得出MCT分解模板并验证了正确性。基于该模板给出了相应的分解与优化算法,算法对MCT门分解出的Toffoli线路进行分类,使用优化分解模板将其分解为NCV线... 为提高可逆线路中MCT门的分解和优化效率,提出了一种MCT门的优化分解方法,根据该方法得出MCT分解模板并验证了正确性。基于该模板给出了相应的分解与优化算法,算法对MCT门分解出的Toffoli线路进行分类,使用优化分解模板将其分解为NCV线路。该算法的时间复杂度为O(m),优于传统算法的复杂度O(m2)。通过对控制位m∈{3,10}的MCT门与Benchmark可逆线路的实验,验证了该算法优化和分解的有效性。 展开更多
关键词 电路优化 MCT门 NCV门 量子电路 可逆逻辑综合
下载PDF
上一页 1 2 79 下一页 到第
使用帮助 返回顶部